DocumentCode :
3638454
Title :
Test Patterns Compression Technique Based on a Dedicated SAT-Based ATPG
Author :
Jiri Balcarek;Petr Fiser;Jan Schmidt
Author_Institution :
Fac. of Inf. Technol., Czech Tech. Univ. in Prague, Prague, Czech Republic
fYear :
2010
Firstpage :
805
Lastpage :
808
Abstract :
In this paper we propose a new method of test patterns compression based on a design of a dedicated SAT-based ATPG (Automatic Test Pattern Generator). This compression method is targeted to systems on chip (SoCs)provided with the P1500 test standard. The RESPIN architecture can be used for test patterns decompression. The main idea is based on finding the best overlap of test patterns during the test generation, unlike other methods, which are based on efficient overlapping of pre-generated test patterns. The proposed algorithm takes advantage of an implicit test representation as SAT problem instances. The results of test patterns compression obtained for standard ISCAS’85 and ‘89benchmark circuits are shown and compared with competitive test compression methods.
Keywords :
"Circuit faults","Benchmark testing","Test pattern generators","System-on-a-chip","Compression algorithms"
Publisher :
ieee
Conference_Titel :
Digital System Design: Architectures, Methods and Tools (DSD), 2010 13th Euromicro Conference on
Print_ISBN :
978-1-4244-7839-2
Type :
conf
DOI :
10.1109/DSD.2010.111
Filename :
5615456
Link To Document :
بازگشت