DocumentCode :
3638494
Title :
Technology variability from a design perspective
Author :
Borivoje Nikolić;Bastien Giraud;Zheng Guo;Liang-Teck Pang;Ji-Hoon Park;Seng Oon Toh
Author_Institution :
Electrical Engineering and Computer Sciences, University of California, Berkeley, USA
fYear :
2010
Firstpage :
1
Lastpage :
8
Abstract :
Increased variability in semiconductor process technology and devices requires added margins in the design to guarantee the desired yield. Variability is characterized with respect to the distribution of its components, its spatial and temporal characteristics and its impact on specific circuit topologies. Approaches to variability characterization and modeling for digital logic and SRAM are reviewed in this paper. Transistor and ring oscillator arrays are designed to isolate specific systematic and random variability components in the design. Distributions of SRAM design margins are measured by padded-out cells and minimum operating voltages for the entire array. Correlations between various components of variability are essential for adding appropriate margins to the design.
Keywords :
"Random access memory","Systematics","Logic gates","Transistors","Current measurement","Delay","Ring oscillators"
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2010 IEEE
ISSN :
0886-5930
Print_ISBN :
978-1-4244-5758-8
Electronic_ISBN :
2152-3630
Type :
conf
DOI :
10.1109/CICC.2010.5617628
Filename :
5617628
Link To Document :
بازگشت