DocumentCode :
3638582
Title :
FPGA implementation of the MMRRS scheduling algorithm for VOQ switches
Author :
Wojciech Kabaciński;Anna Baranowska;Łukasz Rubik
Author_Institution :
Poznan University of Technology, Chair of Communication and Computer Networks, ul. Polanka 3, 60-965, Poland
fYear :
2010
Firstpage :
1
Lastpage :
6
Abstract :
In this article, a FPGA implementation of the Maximal Matching with Round-Robin Selection (MMRRS) scheduling algorithm for Virtual Output Queuing (VOQ) switches is presented. Implementation is done in the VERILOG hardware description language. The results results obtained from the software model simulation and hardware implementation in XILINX Virtex 5 proved that the implementation is correct. The greatest achievement is the optimization of the scheduler, with the time needed for decision - taking being three clock cycles independent of switch size. The simplicity of the MMRRS algorithm makes the scheduler a simple structure which is not complicated to implement.
Keywords :
"Radiation detectors","Fabrics","Algorithm design and analysis","Arrays","Round robin","Heuristic algorithms","Clocks"
Publisher :
ieee
Conference_Titel :
Telecommunications Network Strategy and Planning Symposium (NETWORKS), 2010 14th International
Print_ISBN :
978-1-4244-6704-4
Type :
conf
DOI :
10.1109/NETWKS.2010.5624954
Filename :
5624954
Link To Document :
بازگشت