DocumentCode :
3639347
Title :
Fast implementation of the phase shift beamformer
Author :
G. Hampson;A. Paplinski
Author_Institution :
Dept. of Digital Syst., Monash Univ., Clayton, Vic., Australia
fYear :
1996
Firstpage :
27
Lastpage :
30
Abstract :
This paper describes a combined standard-cell/FPGA implementation of a phase shift beamformer. To obtain high-resolution real-time images a word-parallel pipelined CORDIC processor is used to compute the large number of complex multiplications needed. Analogue preprocessing amplifies, demodulates and samples the outputs from a 16 sensor linear ultrasonic array. The current system is configured to form 2-D images, however using additional CORDIC processors a 3-D beamformer can be realised.
Keywords :
"Field programmable gate arrays","Sensor arrays","Array signal processing","Sensor systems","Clocks","Frequency","Digital systems","Availability","Logic devices","Very large scale integration"
Publisher :
ieee
Conference_Titel :
Phased Array Systems and Technology, 1996., IEEE International Symposium on
Print_ISBN :
0-7803-3232-6
Type :
conf
DOI :
10.1109/PAST.1996.565888
Filename :
565888
Link To Document :
بازگشت