Title :
Novel analog synthesis tool implemented to the Cadence design environment
Author :
Miloslav Kubař;Jirí Jakovenko
Author_Institution :
Department of Microelectronics, Czech Technical University, Praha 6, Czech Republic
Abstract :
While analog part of the integrated circuit covers 10% of its area its design takes 90% of the time needed to design the whole circuit. Therefore analog synthesis is very hot topic at present. It can save enormous part of the design time. This paper presents work on novel analog synthesis tool capable of choosing circuit architecture and to size its devices by optimization to meet the design specification. This tool is implemented into Cadence design environment to be easily used by the analog designers. The tool is under construction at present so partial results are presented here.
Keywords :
"Gain","CMOS technology","Optimization","CMOS integrated circuits","Strontium","Semiconductor device modeling"
Conference_Titel :
Symbolic and Numerical Methods, Modeling and Applications to Circuit Design (SM2ACD), 2010 XIth International Workshop on
Print_ISBN :
978-1-4244-6816-4
DOI :
10.1109/SM2ACD.2010.5672330