DocumentCode :
3639832
Title :
Reconfigurable Cache Implemented on an FPGA
Author :
A.D. Santana Gil;J.I. Benavides Benitez;M. Hernandez Calvino;E. Herruzo Gomez
fYear :
2010
Firstpage :
250
Lastpage :
255
Abstract :
Cache memory is a common structure in computer system and has an important role in microprocessor performance. A relationship between the performance of particular algorithm and main cache parameters such as associativity, number of words per block and cache size has been demonstrated. In this paper, we propose a reconfigurable cache with several working modes. The cache was physically implemented on an FPGA, connected to an embedded processor and tested for different algorithms, profiting the configuration facilities of these devices. A test platform was also developed. We report some performance parameters of interest.
Keywords :
"Testing","Cache memory","Delta modulation","Field programmable gate arrays","Algorithm design and analysis","Performance analysis","Clocks"
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGAs (ReConFig), 2010 International Conference on
Print_ISBN :
978-1-4244-9523-8
Type :
conf
DOI :
10.1109/ReConFig.2010.26
Filename :
5695314
Link To Document :
بازگشت