DocumentCode :
3639948
Title :
Hierarchical partitioning
Author :
D. Behrens;K. Harbich;E. Barke
Author_Institution :
Dept. of Electr. Eng., Univ. of Hanover, Germany
fYear :
1996
fDate :
6/18/1905 12:00:00 AM
Firstpage :
470
Lastpage :
477
Abstract :
Partitioning of digital circuits has become a key problem area during the last five years. Benefits from new technologies like Multi-Chip-Modules or logic emulation strongly depend on partitioning results. Most published approaches are based on abstract graph models constructed from flat netlists, which consider only connectivity information. The approach presented in this paper uses information on design hierarchy in order to improve partitioning results and reduce problem complexity. Designs up to 150 k gates have been successfully partitioned by descending and ascending the hierarchy. Compared to. Standard k-way iterative improvement partitioning approach results are improved by up to 65% and runtimes are decreased by up to 99%.
Keywords :
"Partitioning algorithms","Iterative algorithms","Clustering algorithms","Iterative methods","Emulation","Runtime","Integrated circuit interconnections","Field programmable gate arrays","Costs","Minimization"
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1996. ICCAD-96. Digest of Technical Papers., 1996 IEEE/ACM International Conference on
Print_ISBN :
0-8186-7597-7
Type :
conf
DOI :
10.1109/ICCAD.1996.569862
Filename :
569862
Link To Document :
بازگشت