DocumentCode :
3641309
Title :
Reduction of FPGA resources for regular expression matching by relation similarity
Author :
Vlastimil Košař;Jan Kořenek
Author_Institution :
Brno University of Technology, Bozetechova 2, 612 66, Czech Republic
fYear :
2011
fDate :
4/1/2011 12:00:00 AM
Firstpage :
401
Lastpage :
402
Abstract :
Intrusion Detection Systems have to match large sets of regular expressions to detect malicious traffic on multi-gigabit networks. Many algorithms and architectures have been proposed to accelerate pattern matching, but formal methods for reduction of Nondeterministic finite automata have not been used yet. We propose to use reduction of automata by similarity to match larger set of regular expressions in FPGA. Proposed reduction is able to decrease the number of states by more than 32% and the amount of transitions by more than 31%. The amount of look-up tables is reduced by more than 15% and the amount of flip-flops by more than 34%.
Keywords :
"Field programmable gate arrays","Table lookup","Pattern matching","Computer science","Decoding","Estimation","Automata"
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2011 IEEE 14th International Symposium on
Print_ISBN :
978-1-4244-9755-3
Type :
conf
DOI :
10.1109/DDECS.2011.5783121
Filename :
5783121
Link To Document :
بازگشت