Title :
Error recovery technique for coarse-grained reconfigurable architectures
Author :
Muhammad Moazam Azeem;Stanislaw J. Piestrak;Olivier Sentieys;Sebastien Pillement
Author_Institution :
Orange Labs, Issy les Moulineaux, France
fDate :
4/1/2011 12:00:00 AM
Abstract :
This paper presents the implementation of the error recovery scheme from temporary faults, applicable for datapaths of coarse-grained reconfigurable architectures. We have chosen the DART architecture as a vehicle to study various aspects related to implementation of the instruction retry in a complex highly parallel reconfigurable system. Synthesis results have confirmed the time, hardware, and power consumption efficiency of the proposed approach, which can be applied independently on the concurrent error detection scheme actually used.
Keywords :
"Registers","Multiplexing","Circuit faults","Hardware","Fault tolerance","Fault tolerant systems","Generators"
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2011 IEEE 14th International Symposium on
Print_ISBN :
978-1-4244-9755-3
DOI :
10.1109/DDECS.2011.5783133