DocumentCode :
3641906
Title :
The architecture of a digital network for image analysis
Author :
Przemysław Brylski;Michał Strzelecki
Author_Institution :
Institute of Electronics, Technical University of Lodz, Wolczanska 211/215, 90-924, Poland
fYear :
2009
Firstpage :
25
Lastpage :
29
Abstract :
This article describes a new architecture for a parallel, digital image processor which performs several image processing tasks like segmentation, edge detection and noise removal. The architecture and algorithm modifications presented in this paper are aimed for reduction the FPGA area of a pixel, which represents basic image processing unit. The proposed modifications increase the functionality of the pixel array by enabling different image processing operations based on the region growing methods.
Keywords :
"Image segmentation","Pixel","Field programmable gate arrays","Registers","Oscillators","Microcontrollers","Computer architecture"
Publisher :
ieee
Conference_Titel :
Signal Processing Algorithms, Architectures, Arrangements, and Applications Conference Proceedings (SPA), 2009
Print_ISBN :
978-1-4577-1477-1
Type :
conf
Filename :
5941279
Link To Document :
بازگشت