Title :
A fast Reconfigurable 2D HW core architecture on FPGAs for evolvable Self-Adaptive Systems
Author :
Andrés Otero;Rubén Salvador;Javier Mora;Eduardo de la Torre;Teresa Riesgo;Lukáš Sekanina
Author_Institution :
Centre of Industrial Electronics, Universidad Polité
fDate :
6/1/2011 12:00:00 AM
Abstract :
Modern FPGAs with Dynamic and Partial Reconfiguration (DPR) feature allow the implementation of complex, yet flexible, hardware systems. Combining this flexibility with evolvable hardware techniques, real adaptive systems, able to reconfigure themselves according to environmental changes, can be envisaged. In this paper, a highly regular and modular architecture combined with a fast reconfiguration mechanism is proposed, allowing the introduction of dynamic and partial reconfiguration in the evolvable hardware loop. Results and use case show that, following this approach, evolvable processing IP Cores can be built, providing intensive data processing capabilities, improving data and delay overheads with respect to previous proposals. Results also show that, in the worst case (maximum mutation rate), average reconfiguration time is 5 times lower than evaluation time.
Keywords :
"Hardware","Field programmable gate arrays","Arrays","Process control","Table lookup","Proposals"
Conference_Titel :
Adaptive Hardware and Systems (AHS), 2011 NASA/ESA Conference on
Print_ISBN :
978-1-4577-0598-4
DOI :
10.1109/AHS.2011.5963956