DocumentCode :
3643444
Title :
An FPGA implementation of the asynchronous programmable neighborhood mechanism for WTM Self-Organizing Map
Author :
Rafal Długosz;Marta Kolasa;Michał Szulc
Author_Institution :
University of Technology and Life Sciences, Faculty of Telecommunication and Electrical Engineering, ul. Kaliskiego 7, 85-796 Bydgoszcz, Poland
fYear :
2011
fDate :
6/1/2011 12:00:00 AM
Firstpage :
258
Lastpage :
263
Abstract :
In this paper we present an FPGA-based implementation of the novel architecture of the Kohonen Winner Takes Most (WTM) Self-Organizing Map (SOM) with an asynchronous, programmable neighborhood mechanism. The proposed network is, in general, the synchronous system working in parallel, with some blocks that operate asynchronously. The asynchronous part includes the neighborhood mechanism that ensures the asynchronous spreading of the adaptation enabling signal amongst the neurons neighboring the winning unit. This mechanism is fully programmable and enables runtime adaptation of the neighborhood radius. The overall SOM consists of a controller, the winning neuron selecting unit and the number of neurons that results from the size of the map. The proposed implementation is fully scalable and mostly independent on the size of the map in terms of achievable maximum data rate with only one exception, i.e. the maximum delay introduced by the asynchronous neighborhood mechanism. The delay is linearly dependent on the size of the map. The proposed system has been realized on the Virtex 5 XC5VLX110T device.
Keywords :
"Neurons","Topology","Field programmable gate arrays","Clocks","Hardware","Routing","Artificial neural networks"
Publisher :
ieee
Conference_Titel :
Mixed Design of Integrated Circuits and Systems (MIXDES), 2011 Proceedings of the 18th International Conference
Print_ISBN :
978-1-4577-0304-1
Type :
conf
Filename :
6015920
Link To Document :
بازگشت