DocumentCode :
3643454
Title :
A high-performance VLSI architecture of 2D DWT processor for JPEG2000 encoder
Author :
Michał Staworko;Damian Modrzyk
Author_Institution :
Institute of Telecommunications, Warsaw University of Technology, Warszawa, Poland
fYear :
2011
fDate :
6/1/2011 12:00:00 AM
Firstpage :
206
Lastpage :
211
Abstract :
In this paper we present a hardware architecture of the lifting-based, two-dimensional discrete wavelet transform. The proposed architecture implements both lossless (5/3) and lossy (9/7), multi-level DWT with an embedded, symmetric extension at tile boundaries. The wavelet processor is an integral part of the hardware JPEG2000 encoder oriented for HD video applications. This article discusses optimization methods, introduced to increase design throughput up to 800 MSamples/s and solutions that rationalize the circuit area. The results of synthesis for FPGA and ASIC technology are presented.
Keywords :
"Discrete wavelet transforms","Computer architecture","Pipelines","Registers","Delay","Transform coding"
Publisher :
ieee
Conference_Titel :
Mixed Design of Integrated Circuits and Systems (MIXDES), 2011 Proceedings of the 18th International Conference
Print_ISBN :
978-1-4577-0304-1
Type :
conf
Filename :
6015938
Link To Document :
بازگشت