DocumentCode :
3643799
Title :
A Tool for Trading-Off On-Line Error Detection Efficiency with Implementation Cost for Sequential Logic Implemented in FPGAs
Author :
Grzegorz Borowik;Andrzej Krasniewski
Author_Institution :
Inst. of Telecommun., Warsaw Univ. of Technol., Warsaw, Poland
fYear :
2011
Firstpage :
488
Lastpage :
489
Abstract :
A tool for managing finite state machines was developed and presented in this paper. The tool uses an algorithm of serial decomposition to perform operations on these FSMs. With the help of these operations, reduction in size of the combinational part of the circuit can be achieved, leading to smaller memory requirements. The resulting FSM implemented using an FPGA is provided with concurrent error detection (CED). The presented tool offers the designer an opportunity to trade-off error detection efficiency and implementation cost.
Keywords :
"Field programmable gate arrays","Circuit faults","Sequential circuits","Transient analysis","Graphical user interfaces","Telecommunications","Memory management"
Publisher :
ieee
Conference_Titel :
Systems Engineering (ICSEng), 2011 21st International Conference on
Print_ISBN :
978-1-4577-1078-0
Type :
conf
DOI :
10.1109/ICSEng.2011.100
Filename :
6041865
Link To Document :
بازگشت