Title :
A low area FIR filter for FPGA implementation
Author :
Cătălin Damian;Eduard Luncă
Abstract :
This paper proposes a high speed and low area architecture for the implementation of a FIR (Finite Impulse Response) filter into a Field Programmable Gate Array (FPGA) device. The new FIR filter type is implemented with no multiplication block, using only adders and shifting registers. This is possible because a coefficient approximation is performed, using an algorithm that computes the coefficients like a sum-of-power-of-two terms.
Keywords :
"Finite impulse response filter","Field programmable gate arrays","Filtering algorithms","Filtering theory","Transversal filters","Approximation algorithms"
Conference_Titel :
Telecommunications and Signal Processing (TSP), 2011 34th International Conference on
Print_ISBN :
978-1-4577-1410-8
DOI :
10.1109/TSP.2011.6043675