DocumentCode :
3643852
Title :
VHDL procedure for combinational divider
Author :
Zbyněk Fedra;Jaromír Kolouch
Author_Institution :
Brno University of Technology, Brno, Czech Republic
fYear :
2011
Firstpage :
469
Lastpage :
471
Abstract :
In the paper, a synthesizable combinational integer number divider VHDL model is described that is suitable for implementation in the FPGA devices. The algorithm the divider is based on is briefly introduced. Along the model, testbench for its functional verification is presented. Results of implementation in Xilinx Spartan-3 and Spartan-6 devices - amount of FPGA resources used and maximum delay, are given in tables.
Keywords :
"Field programmable gate arrays","Delay","Algorithm design and analysis","Table lookup","Digital systems","Facsimile"
Publisher :
ieee
Conference_Titel :
Telecommunications and Signal Processing (TSP), 2011 34th International Conference on
Print_ISBN :
978-1-4577-1410-8
Type :
conf
DOI :
10.1109/TSP.2011.6043687
Filename :
6043687
Link To Document :
بازگشت