DocumentCode :
3644034
Title :
Implementation of a 64-bit hybrid SR-ARQ algorithm on FPGA
Author :
Gheorghe Şerban;Constantin Anton;Laurenţiu Ionescu;Ion Tutănescu;Alin Mazăre
Author_Institution :
University of Pitesti, Romania
fYear :
2011
Firstpage :
1
Lastpage :
4
Abstract :
Forward error correction (FEC) and automatic request (ARQ) are common techniques used to treat transmission errors when data are transmitted over noisy channels. In practical applications where feedback is possible, ARQ technique are often more preferable than FEC schemes because error detection requires much simpler decoding equipment and achieves a higher reliability than does error correction. When the channel is very noisy, the system throughput is smaller for ARQ techniques than FEC schemes because retransmission will be requested too frequently. Hybrid Selective Repeat automatic request schemes (H SR-ARQ), which combine the concepts of FEC and ARQ can provide a high system throughput and maintain high system reliability for communications over quite noisy channel. To increase the speed of communication, we implement an H SR-ARQ hardware system. We choose Field Programmable Gate Array (FPGA) circuit for hardware implementation because it is flexible, easy to program and low cost and obtain good performances in communication.
Keywords :
"Automatic repeat request","Forward error correction","Decoding","Field programmable gate arrays","Polynomials","Generators","Delay"
Publisher :
ieee
Conference_Titel :
Applied Electronics (AE), 2011 International Conference on
ISSN :
1803-7232
Print_ISBN :
978-1-4577-0315-7
Type :
conf
Filename :
6049046
Link To Document :
بازگشت