DocumentCode :
3644624
Title :
Combining LDPC, turbo and Viterbi decoders: Benefits and costs
Author :
S. Kunze;E. Matuš;G. Fettweis;T. Kobori
Author_Institution :
TU Dresden, Vodafone Chair Mobile Comm. Systems
fYear :
2011
Firstpage :
216
Lastpage :
221
Abstract :
In this paper we present a detailed analysis into the benefits and costs of merging decoders for different channel code types such as convolutional, turbo and LDPC codes. An ASIP (application-specific instruction set processor)-based framework for multi-code forward error correction (FEC) architectures is applied to implement three dedicated decoders for convolutional, turbo and LDPC codes respectively as well as one decoder capable of decoding all three. Synthesis results and performance estimations for all architectures are presented and used to draw a clear and fair comparison between single-mode and multi-mode decoders.
Keywords :
"Decoding","Parity check codes","Viterbi algorithm","Merging","Measurement","Computer architecture","Power demand"
Publisher :
ieee
Conference_Titel :
Signal Processing Systems (SiPS), 2011 IEEE Workshop on
ISSN :
2162-3562
Print_ISBN :
978-1-4577-1920-2
Type :
conf
DOI :
10.1109/SiPS.2011.6088977
Filename :
6088977
Link To Document :
بازگشت