DocumentCode :
3644669
Title :
SOC HW/SW co-verification technology for application of FPGA test and diagnosis
Author :
A. W. Ruan;Y. Wang;K. Shi;Z. J. Zhu;Q. Wu;X. Han;Y. B. Liao
Author_Institution :
State Key Laboratory of Electronic Thin Films and Integrated Devices, University of Electronic Science and Technology of China Chengdu, 610054, China
fYear :
2011
Firstpage :
1
Lastpage :
6
Abstract :
Process of configuration and fault scan is required to be repeated many times before all resources of a FPGA-under-test are tested and diagnosed. Both FPGA test system and test schemes have been studied and presented in the keynote. Construction of the in-house developed FPGA test system is based on SOC HW/SW co-verification technology. Algorithms for FPGA test and diagnosis covering all FPGA resources such as, configurable logic blocks (CLBs), interconnect resources (IRs), input/output blocks (IOBs), wide edge decoder, et al with minimum configuration numbers are also discussed. Not only multiple faults in FPGA can be detected, but location and type of the multiple faults can also be determined by the FPGA test system and associated test schemes. Furthermore, 100% fault coverage can be achieved in experiment.
Keywords :
"Field programmable gate arrays","Table lookup","Random access memory","Vectors","Circuit faults","Hardware","Software"
Publisher :
ieee
Conference_Titel :
Computational Problem-Solving (ICCP), 2011 International Conference on
Print_ISBN :
978-1-4577-0602-8
Type :
conf
DOI :
10.1109/ICCPS.2011.6092258
Filename :
6092258
Link To Document :
بازگشت