DocumentCode :
3644717
Title :
A test optimized dynamic reconfigurable CPLD for structured ASIC technology
Author :
Traian Tulbure;Radu Găvruş
Author_Institution :
Dept. of Electronic and Computers, “
Volume :
2
fYear :
2011
Firstpage :
347
Lastpage :
350
Abstract :
This paper presents testability optimizations for a dynamic reconfigurable CPLD (Complex Programmable Logic Device) architecture for structured ASIC technology. A CPLD architecture controlled by on chip memory can be built on structured ASIC technology to eliminate the drawback of fixed wire routing. In this paper we analyze the test coverage loss due to use of memory bits to control the logic functions and propose solutions to regain the coverage with no area and timing penalty. When compared to other synthesizable programmable cores ideas, our implementation show test coverage improvement with no area increase and performance degradation.
Keywords :
"Application specific integrated circuits","Computer architecture","Timing","Random access memory","Automatic test pattern generation","Multiplexing"
Publisher :
ieee
Conference_Titel :
Semiconductor Conference (CAS), 2011 International
ISSN :
1545-827X
Print_ISBN :
978-1-61284-173-1
Electronic_ISBN :
2377-0678
Type :
conf
DOI :
10.1109/SMICND.2011.6095812
Filename :
6095812
Link To Document :
بازگشت