DocumentCode :
3644721
Title :
Modeling of a DMOS transistor up to very high temperatures
Author :
Dan-Ionuţ Simon;Radu Blănaru;Cristian Boianceanu
Author_Institution :
Infineon Technologies Romania, IFRO ATV TM Bd. Dimitrie Pompeiu 6, 020335, Bucharest, Romania
Volume :
2
fYear :
2011
Firstpage :
435
Lastpage :
438
Abstract :
The emerging smart power BCD technologies allow smaller device sizes hence, under the same operating conditions, the device must dissipate the same amount of power on a much smaller area, which leads to a more pronounced self - heating effect. Therefore, accurate prediction of heat dissipation in the DMOS structure, up to thermal runaway, is necessary. We have designed a test structure capable of uniformly heating a small area VDMOS device up to 500°C. In this paper we validate the test structure by modeling the behavior of the DMOS transistor up to very high temperatures.
Keywords :
"Temperature measurement","Temperature","Current measurement","Temperature sensors","Junctions","Threshold voltage","Heating"
Publisher :
ieee
Conference_Titel :
Semiconductor Conference (CAS), 2011 International
ISSN :
1545-827X
Print_ISBN :
978-1-61284-173-1
Electronic_ISBN :
2377-0678
Type :
conf
DOI :
10.1109/SMICND.2011.6095840
Filename :
6095840
Link To Document :
بازگشت