DocumentCode :
3646163
Title :
Exploring pausible clocking based GALS design for 40-nm system integration
Author :
Xin Fan;Miloš Krstić;Eckhard Grass;Birgit Sanders;Christoph Heer
Author_Institution :
IHP Microelectronics, Im Technologiepark 25, Frankfurt (Oder), 15236, Germany
fYear :
2012
fDate :
3/1/2012 12:00:00 AM
Firstpage :
1118
Lastpage :
1121
Abstract :
Globally asynchronous locally synchronous (GALS) design has attracted intensive research attention during the last decade. Among the existing GALS design solutions, the pausible clocking scheme presents an elegant solution to address the cross-clock synchronization issues with low hardware overhead. This work explored the applications of pausible clocking scheme for area/power efficient GALS design. To alleviate the challenge of timing convergence at the system level, area and power balanced system partitioning was applied for GALS design. An optimized GALS design flow based on the pausible clocking scheme was further proposed. As a practical example, a synchronous/GALS OFDM baseband transmitter chip, named Moonrake, was then designed and fabricated using the 40-nm CMOS process. It is shown that, compared to the synchronous baseline design, 5% reduction in area and 6% saving in power can be achieved in the GALS counterpart.
Keywords :
"Synchronization","Clocks","OFDM","Layout","System-on-a-chip","Phase locked loops"
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2012
ISSN :
1530-1591
Print_ISBN :
978-1-4577-2145-8
Type :
conf
DOI :
10.1109/DATE.2012.6176663
Filename :
6176663
Link To Document :
بازگشت