DocumentCode :
3646328
Title :
Yield Modeling for Error Tolerant and Partially Defect Tolerant Arrays
Author :
Vladimir Ciric;Vladimir Simic;Ivan Milentijevic
fYear :
2012
fDate :
4/1/2012 12:00:00 AM
Firstpage :
182
Lastpage :
187
Abstract :
All defect-tolerant techniques increase area consumption due to the introduction of redundancy. In order to ensure that any proposed defect-tolerant technique will be cost effective, it is necessary to develop a yield model. The goal of this paper is yield modeling for two defect-tolerant techniques, namely Error Tolerant and Partially Defect Tolerant technique. In order to evaluate and compare the techniques, mathematical models for Error Tolerance, and two variations of Partial Defect Tolerance technique will be derived. The models will be described in detail and illustrated on a generic architecture. It will be shown that both TMR and spare component techniques, used as a basis in Partial Defect Tolerance, can be effective in yield improvement. The models will be illustrated on the example of bit-plane semi-systolic FIR filter. Using proposed models it will be shown that the techniques can be well exploited in the environments that have high defect rates, such as nanotechnology.
Keywords :
"Circuit faults","Mathematical model","Tunneling magnetoresistance","Integrated circuit modeling","Redundancy","Fault tolerant systems"
Publisher :
ieee
Conference_Titel :
Engineering of Computer Based Systems (ECBS), 2012 IEEE 19th International Conference and Workshops on
Print_ISBN :
978-1-4673-0912-7
Type :
conf
DOI :
10.1109/ECBS.2012.50
Filename :
6195185
Link To Document :
بازگشت