DocumentCode :
3646882
Title :
Clocked CMOS adiabatic logic with integrated single-phase power-clock supply: experimental results
Author :
D. Maksimovic;V.G. Oklobdzija;B. Nikolic;K.W. Current
Author_Institution :
Dept. of Electr. & Comput. Eng., Colorado Univ., Boulder, CO, USA
fYear :
1997
Firstpage :
323
Lastpage :
327
Abstract :
In this paper we describe the design and experimental evaluation of a clocked CMOS adiabatic logic (CAL). CAL is a dual-rail logic that operates from a single-phase AC power-clock supply in the ´adiabatic´ mode, or from a DC power supply in the ´non-adiabatic´ mode. In the adiabatic mode, the power-clock supply waveform is generated using an on-chip switching transistor and a small external inductor between the chip and a low-voltage DC supply. Circuit operation and performance are evaluated using a chain of inverters realized in 1.2 /spl mu/m technology. Experimental results show energy savings in the adiabatic mode versus the non-adiabatic mode at clock frequencies up to about 40 MHz.
Keywords :
"Clocks","CMOS logic circuits","Power supplies","Inverters","Logic devices","Power generation","Permission","Power engineering computing","Design engineering","Power engineering and energy"
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 1997. Proceedings., 1997 International Symposium on
Print_ISBN :
0-89791-903-3
Type :
conf
Filename :
621309
Link To Document :
بازگشت