DocumentCode :
3646970
Title :
Test and configuration architecture of a sub-THz CMOS detector array
Author :
Péter Földesy;Domonkos Gergelyi;Csaba Fűzy;Gergely Károlyi
Author_Institution :
The Computer and Automation Research Institute, MTA-SZTAKI, Hungarian Academy of Sciences, Budapest, Hungary
fYear :
2012
fDate :
4/1/2012 12:00:00 AM
Firstpage :
101
Lastpage :
104
Abstract :
This paper describes the architecture and testability issues of a 90 nm CMOS sub-THz detector array ASIC. The sub-THz detector array is an integrated system composed of silicon field effect plasma wave sensors, integrated antennas, pre-amplifiers, ADCs, and digital domain lock-in amplifier detector. The mixed-signal system is controlled and monitored by JTAG interface containing several access points and multiple power domains. The peak responsivity is found 185 kV/W@365 GHz and at the detectivity maximum the NEP ~ 20 pW/Hz-1.
Keywords :
"Detectors","Voltage-controlled oscillators","Arrays","Sensor phenomena and characterization","Frequency modulation","Silicon"
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2012 IEEE 15th International Symposium on
Print_ISBN :
978-1-4673-1187-8
Type :
conf
DOI :
10.1109/DDECS.2012.6219033
Filename :
6219033
Link To Document :
بازگشت