DocumentCode :
3647425
Title :
Logic circuits with high-impedance output state for interconnection of ternary and binary CMOS digital circuits and systems
Author :
Dušanka Bundalo;Zlatko Bundalo;Ferid Softić;Miroslav Kostadinović;Dražen Pašalić
Author_Institution :
Faculty of Philosophy, University of Banja Luka, Bosnia and Herzegovina
fYear :
2012
fDate :
5/1/2012 12:00:00 AM
Firstpage :
97
Lastpage :
102
Abstract :
Possibilities and principles for interconnection of CMOS ternary circuits and systems with binary common buses in digital circuits and systems are considered and described in the paper. Proposed are circuits with high-impedance output state for interconnection that perform signal conversion from ternary to binary CMOS digital system. General structure and general principle for design of such circuits are shown and described first. Then, the concrete circuit solutions are proposed and described. The circuits with one ternary input and the circuits with any number of ternary inputs are given and described. All proposed circuits were analyzed by computer simulations. All considerations, descriptions and conclusions were confirmed by simulation.
Keywords :
"Threshold voltage","Integrated circuit interconnections","CMOS logic circuits","Logic circuits","Integrated circuit modeling","Impedance"
Publisher :
ieee
Conference_Titel :
MIPRO, 2012 Proceedings of the 35th International Convention
Print_ISBN :
978-1-4673-2577-6
Type :
conf
Filename :
6240621
Link To Document :
بازگشت