Title :
Simplification of intelligent cyclic A/D converters architecture using feedback DAC with minimal resolution
Author :
Konrad Jędrzejewski;Jakub Jasnos
Author_Institution :
Institute of Electronic Systems, Faculty of Electronics and Information Technology, Warsaw University of Technology, 15/19 Nowowiejska Street, 00-665, Poland
Abstract :
The paper presents a new concept of simplification of the architecture of so called intelligent cyclic A/D converters (IC ADCs) which enables the significant reduction of resolution of a feedback D/A sub-converter. The motivation to work on this problem results from earlier difficulties in design of a precise high-resolution feedback D/A sub-converter in practical implementation of IC ADC in CMOS technology. The modification suggested in the paper simplifies the architecture of IC ADCs and, in consequence, diminishes size, production costs, and power consumption of IC ADCs manufactured as integrated circuits or their parts. Simultaneously, the proposed solution improves the performance of IC ADC and achievable values of effective number of bits.
Keywords :
"Standards","Noise","Integrated circuit modeling","Accuracy","CMOS integrated circuits","Signal resolution"
Conference_Titel :
Signals and Electronic Systems (ICSES), 2012 International Conference on
Print_ISBN :
978-1-4673-1710-8
DOI :
10.1109/ICSES.2012.6382241