Title :
DHASER: Dynamic heterogeneous adaptation for soft-error resiliency in ASIP-based multi-core systems
Author :
Tuo Li;Muhammad Shafique;Semeen Rehman;Jude Angelo Ambrose;Jörg Henkel;Sri Parameswaran
Author_Institution :
School of Computer Science and Engineering, University of New South Wales, Australia
Abstract :
Soft error has become a major adverse effect in CMOS based electronic systems. Mitigating soft error requires enhancing the underlying system with error recovery functionality, which typically leads to considerable design cost overhead, in terms of performance, power and area. For embedded systems, where stringent design constraints apply, such cost must be properly bounded. In this paper, we propose a HW/SW methodology DHASER, which enables efficient error recovery functionality for embedded ASIP-based multi-core systems. DHASER consists of three main parts: task level correctness (TLC) analysis, TLC-based processor/core customization, and runtime reliability-aware task management mechanism. It enables each individual ASIP-based processing core to dynamically adapt its specific error recovery functionality according to the corresponding task´s characteristics (i.e., soft error vulnerability and execution time deadline). The goal is to optimize the overall system reliability while considering performance/throughput. The experimental results have shown that DHASER can significantly improve the reliability of the system, with little cost overhead, in comparison to the state-of-art counterparts.
Keywords :
"Runtime","Multicore processing","Redundancy","Adaptation models","Optimization"
Conference_Titel :
Computer-Aided Design (ICCAD), 2013 IEEE/ACM International Conference on
Electronic_ISBN :
1558-2434
DOI :
10.1109/ICCAD.2013.6691184