DocumentCode :
3660649
Title :
Design and Implementation of Low Bit Error Rate of LDPC Decoder
Author :
Ashlesha P. Kshirsagar;Sandeep Kakde;Manish Chawhan;Yogesh Suryawanshi
Author_Institution :
Dept. of Electron. Eng., Y.C. Coll. of Eng., Nagpur, India
fYear :
2015
fDate :
4/1/2015 12:00:00 AM
Firstpage :
381
Lastpage :
384
Abstract :
Many classes of high-performance Low-density parity check codes are based on parity check matrices composed of permutation sub matrices. The emulation-simulation framework further allows the algorithm and implementation to be iteratively redefined to improve the error floor performance of message passing decoder. Log-Like hood-Ratio (LLR) based Belief-Propagation (BP) algorithm is presented for Low Density Parity Check codes. Numerically accurate representation of check node update computation used in LLR-BP decoding is described. The implementation of Sum-Product algorithm (SPA) within Low Density Parity Check Code (LDPC) decoder is described in this paper and the correction term is used to improve the decoding performance of min-sum algorithm (MSA). Quantization and log-tanh function approximation in sum-product decoder strongly affect which absorbing set dominates in error floor region. For LDPC decoder, bit error rate (BER) decreases with increase in the signal to noise ratio.
Keywords :
"Decoding","Bit error rate","Floors","Sum product algorithm","Approximation algorithms","Iterative decoding"
Publisher :
ieee
Conference_Titel :
Communication Systems and Network Technologies (CSNT), 2015 Fifth International Conference on
Type :
conf
DOI :
10.1109/CSNT.2015.161
Filename :
7279944
Link To Document :
بازگشت