DocumentCode :
3660734
Title :
Design and Development of Efficient Reversible Floating Point Arithmetic Unit
Author :
Jenil Jain;Rahul Agrawal
Author_Institution :
Electron. Eng. Dept., G.H. Raisoni Coll. of Eng., Nagpur, India
fYear :
2015
fDate :
4/1/2015 12:00:00 AM
Firstpage :
811
Lastpage :
815
Abstract :
For calculation or representation of very large or small numbers, large range is essential. These values can be represented using the IEEE-754 standard based floating point arithmetic representation. The paper presents efficient approach towards designing of high speed floating point unit using reversible logic. Programmable reversible logic design is trending as a prospective logic design style for implementation in recent nanotechnology and quantum computing with low impact on circuit heat generation. There are various reversible implementations of logical and arithmetic units have been proposed in the existing research, but very few reversible floating-point designs has been designed. Floating-point operations are used very frequently in nearly all computing disciplines. The analysis of proposed reversible circuit can be done in terms of quantum cost, garbage outputs, constant inputs, power consumption, speed and area.
Keywords :
"Logic gates","Adders","Standards","Algorithm design and analysis","Quantum computing","Floating-point arithmetic","Heating"
Publisher :
ieee
Conference_Titel :
Communication Systems and Network Technologies (CSNT), 2015 Fifth International Conference on
Type :
conf
DOI :
10.1109/CSNT.2015.215
Filename :
7280032
Link To Document :
بازگشت