DocumentCode :
3660748
Title :
Memory Architecture Quad Core Risc Processor on Altera FPGA De Nano Board
Author :
N. Venkategowda;Ajay Pinto; Basavaraju;G. Naveena Pai;H.G. Shivaraj
Author_Institution :
ECE Dept., VTU Univ., Belagum, India
fYear :
2015
fDate :
4/1/2015 12:00:00 AM
Firstpage :
881
Lastpage :
884
Abstract :
This project work presents a framework to design a shared memory and QUAD-Core Processor, on a programmable platform. Complete flow is proposed by a programming model and architecture. The effectiveness of shared memory blocks is demonstrated by implementing on FPGA. The aim of the project is to develop an architecture, design, implement and test QUAD-Core Processor on Altera DE1 FPGA Board. Four Processors are connected in star topology and share common memory for program and data. Depending o the application the Processor is expected to run at MHz, with effective instruction cycle speed of MHz.
Keywords :
"Field programmable gate arrays","Reduced instruction set computing","Memory architecture","Memory management","Clocks","Programming"
Publisher :
ieee
Conference_Titel :
Communication Systems and Network Technologies (CSNT), 2015 Fifth International Conference on
Type :
conf
DOI :
10.1109/CSNT.2015.96
Filename :
7280046
Link To Document :
بازگشت