DocumentCode :
3661633
Title :
Improving Router Efficiency in Network on Chip Triplet-Based Hierarchical Interconnection Network with Shared Buffer Design
Author :
Shahnawaz Talpur;Shahnawaz Farhan Khahro;Amir Mahmood Soomro;Abdul Sattar Saand
Author_Institution :
Sch. of Comput. Sci. &
fYear :
2014
Firstpage :
519
Lastpage :
523
Abstract :
In Network on Chip effectiveness of router is dependent on the buffer locality, which makes the efficient flow control. Previous buffer design of Triplet-Based Hierarchical interconnection network (TBHIN) is standard, which leads to insufficient accessibility of this decisive resource, where each virtual channel owns a fixed number of buffers. In this article the design is implemented with sharing the buffers among the virtual channels, to improve the performance. The cyclic queue is allowed the simultaneous access to the shared buffer, which is one of the characteristics of TBHIN. A cycle-accurate simulator is used to obtain packet latency and throughput results for conventional and shared buffer designs. Simulation results illustrate that the packet latency is reduces up to 29% by shared buffer design in comparison to conventional buffer design. Also shared buffer design improves throughput up to 11.87% over the conventional buffer design.
Keywords :
"Throughput","Ports (Computers)","Multiprocessor interconnection","Topology","Traffic control","Conferences"
Publisher :
ieee
Conference_Titel :
Intelligent Systems, Modelling and Simulation (ISMS), 2014 5th International Conference on
ISSN :
2166-0662
Type :
conf
DOI :
10.1109/ISMS.2014.95
Filename :
7280964
Link To Document :
بازگشت