DocumentCode :
3662587
Title :
MDLL/PLL dual-path clock generator
Author :
Hyuk Sun; Un-Ku Moon
Author_Institution :
School of EECS, Oregon State University, Corvallis, 97331, USA
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
This paper proposes an MDLL/PLL dual-path clock generator. By splitting a single delay line into two halves, both a voltage controlled delay-line (VCDL) and a voltage controlled oscillator (VCO) can be implemented. Since both the integral and proportional paths can be configured in this way, stabilizing zero is inherently obtained. Elimination of the zero-insertion resistor in a loop-filter mitigates several drawbacks of a conventional charge-pump (CP) PLL. The comparison between the conventional CP-PLL and the proposed architecture reveals significant power and chip area savings with better jitter performance.
Keywords :
"Phase locked loops","Jitter","Voltage-controlled oscillators","Clocks","Generators","Resistors","Iterative closest point algorithm"
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2015 IEEE 58th International Midwest Symposium on
Type :
conf
DOI :
10.1109/MWSCAS.2015.7282044
Filename :
7282044
Link To Document :
بازگشت