DocumentCode :
3662598
Title :
Digital cubic interpolation and synchronization for RF receiver using power-gated ADC
Author :
Jean-Francois Pons;Nicolas Dehaese;Jean Gaubert;Sylvain Bourdel;Bruno Paille
Author_Institution :
Institut Maté
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, an implementation of both interpolation and synchronization modules designed for RF receiver using power-gated ADC (PG-ADC) is presented. These modules allow lower bit error rates when demodulating non-uniformly sampled minimum-shift keying (MSK) signal. The proposed architectures are synthesized using CMOS 90 nm technology and are shown to have small occupied area (≈0.05 mm2) and low power consumption (tens to hundreds of μW). The results are detailed for several input data rates and interpolation factors.
Keywords :
"Synchronization","Interpolation","Power demand","Receivers","Bit error rate","CMOS integrated circuits","CMOS technology"
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2015 IEEE 58th International Midwest Symposium on
Type :
conf
DOI :
10.1109/MWSCAS.2015.7282055
Filename :
7282055
Link To Document :
بازگشت