DocumentCode :
3662602
Title :
A 12-bit 20-MS/s SAR ADC with improved internal clock generator and SAR controller
Author :
Xuan Li; Shuo Huang; Jianjun Zhou; Xiaoyong Li
Author_Institution :
School of Electronic, Information and Electrical Engineering, Shanghai Jiao Tong University, China
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
A 12-bit 20-MS/s charge redistribution successive approximation register analog-to-digital converter in a 65-nm CMOS technology is presented in this paper. To address the issue of long DAC settling time in bit-conversion, an improved internal clock generator is proposed. In addition, a novel SAR controller is introduced to minimize the critical path and improve the conversion speed. Simulation results show that the ADC achieves SNDR of 69.6 dB and SFDR of 79.9 dB with a 9.82-MHz sine-wave input while dissipating power consumption of 2.1 mW from a 1.2-V supply.
Keywords :
"Delays","Clocks","Generators","Calibration","Noise","Flip-flops","Capacitors"
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2015 IEEE 58th International Midwest Symposium on
Type :
conf
DOI :
10.1109/MWSCAS.2015.7282061
Filename :
7282061
Link To Document :
بازگشت