DocumentCode :
3662692
Title :
Hardware Trojans in asynchronous FIFO-buffers: From clock domain crossing perspective
Author :
Syed Rafay Hasan;Siraj Fulum Mossa;Ciro Perez;Falah Awwad
Author_Institution :
Department of Elecrical and Computer Engineering University, Tennessee Tech University, Cookeville, USA
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
System on chip (SoC) contains multiple intellectual properties (IPs) that work in different clock domains. Several of those IPs may even have multiple clock domains within itself and provided to SoC designers as hard IPs. Different clock domain crossing (CDC) techniques are used to communicate among different clock domains. First In First Out (FIFO) buffers are part of several CDC circuits. This research explores the possible security vulnerabilities of such SoCs in the event of compromised security in FIFO buffers. We investigated few catastrophic possibilities of hardware Trojans in FIFO buffers and discussed its potential consequences. Testing the design using random bit generation showed that the triggering probabilities of such Trojans are less than 8/1000. Our synthesis results show that majority of these Trojans require minimal area and frequency overhead, in the range of .8% and 1%, respectively, if FIFO occupies 10% space of the IP.
Keywords :
"Trojan horses","Hardware","Clocks","Synchronization","Arrays","System-on-chip"
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2015 IEEE 58th International Midwest Symposium on
Type :
conf
DOI :
10.1109/MWSCAS.2015.7282151
Filename :
7282151
Link To Document :
بازگشت