DocumentCode :
3662721
Title :
A 100 Gb/s transimpedance amplifier with diode-connecting input-resistance-reduction in 32 nm CMOS technology
Author :
Joseph Chong; Dong Sam Ha
Author_Institution :
Multifunctional Integrated Circuits and Systems (MICS) Group, Bradley Department of Electrical and Computer Engineering, Virginia Tech, Blacksburg, 24061, USA
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
A 100 Gb/s transimpedance amplifier (TIA) for next generation optical communication adopts a diode-connected input-resistance-reduction architecture and is designed in 32 nm CMOS SOI technology. The proposed TIA design is based on a gm-boosted common-gate amplifier with a diode-connected current source and incorporates a single-to-differential signal conversion architecture. The input resistance of the TIA is reduced while maintaining the gain. Post-layout simulation results show that the proposed TIA achieves the bandwidth of 72 GHz and the transimpedance gain of 38 dBΩ, which enables the data rate of 100 Gb/s. The TIA dissipates 27.6 mW under a supply voltage of 1.5 V.
Keywords :
"Inductors","Gain","CMOS integrated circuits","Bandwidth","Noise","Resistance","CMOS technology"
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2015 IEEE 58th International Midwest Symposium on
Type :
conf
DOI :
10.1109/MWSCAS.2015.7282180
Filename :
7282180
Link To Document :
بازگشت