DocumentCode :
3662931
Title :
A comparative study on low-power and high speed Carry Select Adder
Author :
G. Karthik Reddy;D. Sharat Babu Rao
Author_Institution :
Electronics and Communication Department, G. Pulla Reddy Engineering College, Kurnool, India
fYear :
2015
Firstpage :
1
Lastpage :
7
Abstract :
Adders are the basic building blocks of any processor or data path application. In adder design carry generation is the critical path. To reduce the power consumption of data path we need to reduce Area and number of transistors of the adder. Carry Select Adder is one of the fast adder used in many data path applications. In this paper Power consumption, area and delay of different carry select adders for 8bit, 16bit, 32bit, 64bit have been examined. A detailed comparative analysis has been done in Area, delay and power to all the Carry select adders. A new design based on D latch has reduced area, power And delay as compared with the regular SQRT CSLA. Power, delay and area have been calculated by using SYNOPSYS Design Vision tool. The results analysis shows that the new D latch based carry save adder CSLA structure is better than the regular SQRT CSLA.
Keywords :
"Adders","Delays","Latches","Multiplexing","Clocks","Conferences","Intelligent systems"
Publisher :
ieee
Conference_Titel :
Intelligent Systems and Control (ISCO), 2015 IEEE 9th International Conference on
Type :
conf
DOI :
10.1109/ISCO.2015.7282393
Filename :
7282393
Link To Document :
بازگشت