DocumentCode :
3664154
Title :
Relocation-Aware Floorplanning for Partially-Reconfigurable FPGA-Based Systems
Author :
Marco Rabozzi;Riccardo Cattaneo;Tobias Becker;Wayne Luk;Marco D. Santambrogio
Author_Institution :
Politec. di Milano, Milan, Italy
fYear :
2015
fDate :
5/1/2015 12:00:00 AM
Firstpage :
97
Lastpage :
104
Abstract :
Within this paper we present a floor planner for partially-reconfigurable FPGAs that allow the designer to consider bit stream relocation constraints during the design of the system. The presented approach is an extension of our previous work on floor planning based on a Mixed-Integer Linear Programming (MILP) formulation, thus allowing the designer to optimize a set of different metrics within a user defined objective function while considering preferences related directly to relocation capabilities. Experimental results shows that the presented approach is able to reserve multiple free areas for a reconfigurable region with a small impact on the solution cost in terms of wire length and size of the configuration data.
Keywords :
"Field programmable gate arrays","Measurement","Context","Shape","Linear programming","Semantics","Tiles"
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing Symposium Workshop (IPDPSW), 2015 IEEE International
Type :
conf
DOI :
10.1109/IPDPSW.2015.52
Filename :
7284296
Link To Document :
بازگشت