DocumentCode :
3664279
Title :
Performance and Energy Efficient Asymmetrically Reliable Caches for Multicore Architectures
Author :
Sanem Arslan;Haluk Rahmi Topcuoglu;Mahmut Taylan Kandemir;Oguz Tosun
Author_Institution :
Comput. Eng. Dept., Bogazici Univ., Istanbul, Turkey
fYear :
2015
fDate :
5/1/2015 12:00:00 AM
Firstpage :
1025
Lastpage :
1032
Abstract :
Modern architectures are increasingly susceptible to transient and permanent faults due to continuously decreasing transistor sizes and faster operating frequencies. The probability of soft error occurrence is relatively high on cache structures due to the large area of the logic compared to other parts. Applying fault tolerance unselectively for all caches has a significant overhead on performance and energy. In this study, we propose asymmetrically reliable caches aiming to provide required reliability using just enough extra hardware under the performance and energy constraints. In our framework, a chip multiprocessor consists of one reliability-aware core which has ECC protection on its data cache for critical data and a set of less reliable cores with unprotected data caches to map noncritical data. The experimental results for selected applications show that our proposed technique provides 21% better reliability for only 6% more energy consumption compared to traditional caches.
Keywords :
"Reliability","Multicore processing","Error correction codes","Energy consumption","Hardware","Face","Message systems"
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing Symposium Workshop (IPDPSW), 2015 IEEE International
Type :
conf
DOI :
10.1109/IPDPSW.2015.113
Filename :
7284423
Link To Document :
بازگشت