Title :
A floorplan-aware high-level synthesis technique with delay-variation tolerance
Author :
Kazushi Kawamura;Yuta Hagio;Youhua Shi;Nozomu Togawa
Author_Institution :
Dept. of Computer Science and Engineering, Waseda University
fDate :
6/1/2015 12:00:00 AM
Abstract :
For realizing better trade-off between performance and yield rate in recent LSI designs, it is required to deal with increasing the ratios of interconnect delay as well as delay variation. In this paper, a novel floorplan-aware high-level synthesis technique with delay-variation tolerance is proposed. By utilizing floorplan-driven architectures, interconnect delays can be estimated and then handled even in high-level synthesis. Applying our technique enables to realize two scheduling/binding results (one is a non-delayed result and the other is a delayed result) simultaneously on a chip with small area/performance overhead, and either one of them can be selected according to the post-silicon delay variation. Experimental results demonstrate that our technique can reduce delayed scheduling/binding latency by up to 32.3% compared with conventional approaches.
Keywords :
"Delays","Registers","Integrated circuit interconnections","Computer architecture","Scheduling","Multiplexing","Clocks"
Conference_Titel :
Electron Devices and Solid-State Circuits (EDSSC), 2015 IEEE International Conference on
Print_ISBN :
978-1-4799-8362-9
DOI :
10.1109/EDSSC.2015.7285065