DocumentCode :
3664700
Title :
Designing stable circuits in the world of instability
Author :
Rajiv Joshi;Rouwaida Kanj
Author_Institution :
IBM T.J. Watson Research Center, Yorktown Heights NY 10598
fYear :
2015
fDate :
6/1/2015 12:00:00 AM
Firstpage :
265
Lastpage :
268
Abstract :
As the technology scales, process variations and model inaccuracies impact design yield. In this paper, we demonstrate a statistical analysis methodology targeting both memory and custom logic design applications. For advanced technologies, we extend the methodology to enable key features such as FEOL and BEOL parasitic extraction and TCAD for manufacturability. This increases the statistical confidence in the functionality and operability of the system-on-chip as a whole. We present design case studies both in planar and non-planar technologies.
Keywords :
"Conferences","Electron devices","Solid state circuits"
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits (EDSSC), 2015 IEEE International Conference on
Print_ISBN :
978-1-4799-8362-9
Type :
conf
DOI :
10.1109/EDSSC.2015.7285101
Filename :
7285101
Link To Document :
بازگشت