DocumentCode :
3664747
Title :
A 40Gb/s adaptive equalizer with amplitude approaching technique in 65nm CMOS
Author :
Weidong Cao;Ziqiang Wang;Dongmei Li;Fule Li;Zhihua Wang
Author_Institution :
Tsmghua National Laboratory for Information Science and Technology
fYear :
2015
fDate :
6/1/2015 12:00:00 AM
Firstpage :
451
Lastpage :
454
Abstract :
An adaptive equalizer which operates at 40Gb/s using amplitude approaching technique is introduced in this paper. The proposed equalizer has a simple architecture to compensate the channel adaptively. The common mode detection of the equalizer filter output with the resister ladder that can generate the reference voltages depending on the common level of the output of the filter is presented as well. The simulation results show that the equalizer could compensate for 20dB channel loss at 20GHz. The jitter of equalized data is 2.8ps and the total power consumption is 40mW under the IV supply voltage.
Keywords :
"Conferences","Electron devices","Solid state circuits","Adaptive equalizers","Histograms","Phase locked loops"
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits (EDSSC), 2015 IEEE International Conference on
Print_ISBN :
978-1-4799-8362-9
Type :
conf
DOI :
10.1109/EDSSC.2015.7285148
Filename :
7285148
Link To Document :
بازگشت