Title :
Design of priority encoding based reversible comparators
Author :
A N Nagamani;S Manu;Vinod Kumar Agrawal
Author_Institution :
Department of Electronics and Communication Engineering, PES Institute of Technology, Bangalore, India
fDate :
6/1/2015 12:00:00 AM
Abstract :
Reversible logic has emerged as an alternate design technique to the conventional logic, resulting in lower power consumption and lesser circuit area. Comparators are a key element in most digital systems. In this paper we propose two new reversible comparator designs based on the concept of priority encoding. The designs consist of mainly the Toffoli gates with both positive and negative control lines. The designs are optimized to reduce the quantum cost and delay. The proposed designs offer more than 40% improvement in delay over the existing serial comparator and the equation based comparator. We also propose modifications to the existing serial comparator and the equation based comparator for optimized performance.
Keywords :
"Conferences","Electron devices","Solid state circuits"
Conference_Titel :
Electron Devices and Solid-State Circuits (EDSSC), 2015 IEEE International Conference on
Print_ISBN :
978-1-4799-8362-9
DOI :
10.1109/EDSSC.2015.7285227