DocumentCode :
3666483
Title :
Thermal analysis of 4H-SiC DMOSFET structure under resistive switching
Author :
Bejoy N. Pushpakaran;Stephen B. Bayne;Aderinto A. Ogunniyi
Author_Institution :
Electrical and Computer Engineering, Texas Tech University, 2500 Broadway, Lubbock, TX 79409 USA
fYear :
2014
fDate :
6/1/2014 12:00:00 AM
Firstpage :
523
Lastpage :
526
Abstract :
This research investigates the electro-thermal switching characteristics and lattice temperature profile of a two dimensional (2D) silicon carbide (4H-SiC polytype) Metal Oxide Semiconductor Field Effect Transistor (MOSFET) cell under resistive switching using Silvaco ATLAS Technology Computer Aided Design (TCAD) physics based simulation software. Physics based models were included to account for recombination effects, bandgap narrowing, low field and high field mobility and lattice heating. The electro-thermal simulation was performed at an ambient lattice temperature of 300K. The device was simulated for 100 A/cm2 and 1000 A/cm2 drain current densities using a 1 kHz 50% duty cycle gate signal consisting of two cycles and 1.6 kHz 80% duty cycle signal consisting of three cycles. The analysis of lattice temperature profile revealed the formation of thermal hot spots in the vicinity of the (Junction Field Effect Transistor) JFET region in the DMOSFET structure during the switching phase and at the edge of the channel during the conduction phase. The magnitude of temperature rise was dependent on the drain current density used during the simulation.
Keywords :
"Lattices","Heating","Switches","MOSFET","Logic gates","Resistance","Current density"
Publisher :
ieee
Conference_Titel :
Power Modulator and High Voltage Conference (IPMHVC), 2014 IEEE International
Print_ISBN :
978-1-4673-7323-4
Type :
conf
DOI :
10.1109/IPMHVC.2014.7287327
Filename :
7287327
Link To Document :
بازگشت