DocumentCode :
3667925
Title :
Efficient modeling of source/drain tunneling in ultra-scaled transistors
Author :
O. Baumgartner;La. Filipović;H. Kosina;M. Karner;Z. Stanojević;H.W. Cheng-Karner
Author_Institution :
Institute for Microelectronics, TU Wien, Guß
fYear :
2015
Firstpage :
202
Lastpage :
205
Abstract :
In this work, a comprehensive investigation of the effect of source/drain tunneling in ultra-scaled transistors is presented. A novel approach to efficiently and accurately incorporate the quantum-mechanical effects of source/drain (S/D) tunneling in semi-classical device simulators has been developed. The ballistic quantum transport model has been implemented as part of the Vienna-Schrödinger-Poisson simulation and modeling framework. The transport formalism is based on the quantum transmitting boundary method and has been extended to provide recombination and generation rates of carriers due to the direct tunneling current across the source/drain barrier. The model has been used to investigate the effect of direct S/D tunneling on device performance in ultra-scaled double-gate and nanowire transistors. The variations in transfer and output characteristics due to the tunneling effect have been calculated for different gate lengths and channel widths. The influence on the drain induced barrier lowering is shown.
Keywords :
"Tunneling","Logic gates","Transistors","Mathematical model","Computational modeling","MOS devices","Radiative recombination"
Publisher :
ieee
Conference_Titel :
Simulation of Semiconductor Processes and Devices (SISPAD), 2015 International Conference on
ISSN :
1946-1569
Print_ISBN :
978-1-4673-7858-1
Type :
conf
DOI :
10.1109/SISPAD.2015.7292294
Filename :
7292294
Link To Document :
بازگشت