Title :
Interplay between quantum mechanical effects and a discrete trap position in ultra-scaled FinFETs
Author :
Vihar P. Georgiev;Salvatore M. Amoroso;Louis Gerrer;Fikru Adamu-Lema;Asen Asenov
Author_Institution :
Device Modelling Group, School of Engineering, University of Glasgow, G12 8LT, UK
Abstract :
In this work we establish a link between positions of a single discrete charge trapped in an oxide interface and between the performance of ultra-scaled FinFET transistors. The charge trapped in the oxide induces gate voltage shift (ΔVG). This ΔVG is presented as a function of the device geometry for two regimes of conduction - from a sub-threshold to an ON-state. For specific trap positions in the oxide, we show that the trap impact decreases with scaling down of the FinFET size and of the applied gate voltage. We also compare the Drift-Diffusion (DD) calculations with the Non Equilibrium Green Functions (NEGF) simulations in order to investigate the importance of quantum charge confinement in transport and of reliability resilience in ultra-scaled non-planar transistors, such as FinFETs.
Keywords :
"FinFETs","Logic gates","Market research","Performance evaluation","Electron traps","Threshold voltage"
Conference_Titel :
Simulation of Semiconductor Processes and Devices (SISPAD), 2015 International Conference on
Print_ISBN :
978-1-4673-7858-1
DOI :
10.1109/SISPAD.2015.7292305