Title :
VLSI implementation of an improved multiplier for FFT computation in biomedical applications
Author :
Arathi Ajay;R. Mary Lourde
Author_Institution :
Department of Electrical and Electronics Engineering, BITS Pilani, Dubai Campus, Dubai, UAE
fDate :
5/1/2015 12:00:00 AM
Abstract :
Discrete Fourier Transform (DFT) is a fundamental Digital Signal Processing domain transformation technique used in many applications for frequency analysis and frequency domain processing. Fast Fourier Transform (FFT) is used for signal processing applications. It consists of addition and multiplication operations, whose speed improvement will enhance the accuracy and performance of FFT computation for any application. It is an algorithm to compute Discrete Fourier Transform (DFT) and its inverse. DFT is obtained by decomposing a sequence of values into components of different frequencies. FFT can compute DFT in O(N log N) operations unlike DFT computation that takes O(N2) arithmetic operations. This reduces computation time by several orders of magnitude and the improvement is roughly proportional to N / log N. Present day Research focus is on performance improvement in computation of FFT specific to field of application. Many performance improvement studies are in progress to implement efficient FFT computation through better performing multipliers and adders. Electroencephalographic (EEG) signals are invariably used for clinical diagnosis and conventional cognitive neuroscience. This work intends to contribute to a faster method of computation of FFT for analysis of EEG signals to classify Autistic data.
Keywords :
"Discrete Fourier transforms","Algorithm design and analysis","Adders","Hardware design languages","Hardware","Electroencephalography","Logic gates"
Conference_Titel :
Electro/Information Technology (EIT), 2015 IEEE International Conference on
Electronic_ISBN :
2154-0373
DOI :
10.1109/EIT.2015.7293316