DocumentCode :
3668957
Title :
Ultra low latency dataflow renderer
Author :
Sebastian Friston;Anthony Steed;Simon Tilbury;Georgi Gaydadjiev
Author_Institution :
University College London, Computer Science Department, Gower Street, WC1E 6BT, UK
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
Reconfigurable hardware has been used before for low latency image synthesis. These are typically low level implementations with tight vertical integration. For example the apparatus of both Regan et al and Ng et al had the tracker driven by the same device performing the rendering. Reconfigurable hardware combined with the dataflow programming model can make application specific rendering hardware cost effective. Our sprite renderer has comparable scope to both prior examples, but our dataflow graph can be adapted to other use cases with an effort comparable to GPU shader programming.
Keywords :
"Computer architecture","Image color analysis","Hardware","Rendering (computer graphics)","Streaming media","Transceivers","Sprites (computer)"
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2015 25th International Conference on
Type :
conf
DOI :
10.1109/FPL.2015.7293974
Filename :
7293974
Link To Document :
بازگشت