DocumentCode :
3671965
Title :
Ground Plane influence on UTBB SOI nMOSFET analog parameters
Author :
Vitor T. Itocazu;Victor Sonnenberg;Eddy Simoen;Cor Claeys;Joao A. Martino
Author_Institution :
LSI/PSI/USP, University of Sao Paulo, Brazil
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents an analysis of the Ground Plane (GP) influence on analog parameters of Ultra Thin Body and Buried Oxide (UTBB) SOl nMOSFET devices based on experimental data and simulations results. The presence of a GP improves the transconductance in the saturation region due to the strong coupling between front and back gates. However, the GP worsens the output conductance due to the higher drain electrical field penetration observed by simulation. As a result, the devices without ground plane present better results in intrinsic voltage gain, Early Voltage and Drain Induced Barrier Lowering.
Keywords :
"MOSFET circuits","Couplings","Logic gates","MOSFET","Random access memory"
Publisher :
ieee
Conference_Titel :
Microelectronics Technology and Devices (SBMicro), 2015 30th Symposium on
Type :
conf
DOI :
10.1109/SBMicro.2015.7298114
Filename :
7298114
Link To Document :
بازگشت